Copyright © Cirrus Logic, Inc. 2006(All Rights Reserved)http://www.cirrus.comOptimizing the Performance of CS553x ADCs1. INTRODUCTIONGetting optimum p
10 AN299REV1AN2998. REVISION HISTORYRelease Date ChangesREV1 SEP 2006 Initial ReleaseContacting Cirrus Logic SupportFor all product questions and inqu
2 AN299REV1AN299Figure 2. Preferred Layout for Minimizing Differential Noise from the Ground PlaneAs illustrated in Figure 2, if a high-speed signal
AN299REV1 3AN299Figure 3. Antenna Loop Caused by Ground or Power Plane SplitsIt is important to note that the CS5531/2/3/4 devices do not have an AGN
4 AN299REV1AN299power pins. The practice of placing the bypass capacitors on the opposite side of the circuit board and connectingthem to the power pi
AN299REV1 5AN299Figure 4. Ferrite Bead and X7R Ceramic Capacitor Impedance vs. Frequency4. CONTROLLING DIGITAL SIGNAL NOISEThe ADC is a mixed-signal
6 AN299REV1AN29916 (CS5531/3) or 24 (CS5532/4) bits and placed in the output register. At reset the value in all of the offset registersis zero (0x000
AN299REV1 7AN299magnitude resulting in higher weights for the new reading. See Figure 5 to compare the step responses of thesealgorithms.Figure 5. Al
8 AN299REV1AN299-50-40-30-20-10010203040500 200 400 600 800 1000SamplesNormalized Output Code (lsb)051015202530354045506050403020100-10-20-30-40-50-60
AN299REV1 9AN299In most applications the simple exponential average of 64 would result in excessive output settling latency, so anadaptive algorithm c
Comentarios a estos manuales