Cirrus-logic CS4265 Manual de usuario

Busca en linea o descarga Manual de usuario para Hardware Cirrus-logic CS4265. Cirrus Logic CS4265 User Manual Manual de usuario

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 57
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 0
Copyright Cirrus Logic, Inc. 2012
(All Rights Reserved)
http://www.cirrus.com
104 dB, 24-Bit, 192 kHz Stereo Audio CODEC
D/A Features
Multi-Bit Delta Sigma Modulator
104 dB Dynamic Range
-90 dB THD+N
Up to 192 kHz Sampling Rates
Single-Ended Analog Architecture
Volume Control with Soft Ramp
0.5 dB Step Size
Zero Crossing, Click-Free Transitions
Popguard
®
Technology
Minimizes the Effects of Output Transients
Filtered Line-Level Outputs
Selectable Serial Audio Interface Formats
Left-Justified up to 24-bit
I²S up to 24-bit
Right-Justified 16-, 18-, 20-, and 24-bit
Selectable 50/15 µs De-Emphasis
A/D Features
Multi-Bit Delta Sigma Modulator
104 dB Dynamic Range
-95 dB THD+N
Stereo 2:1 Input Multiplexer
Programmable Gain Amplifier (PGA)
± 12 dB Gain, 0.5 dB Step Size
Zero Crossing, Click-Free Transitions
Pseudo-Differential Stereo Line Inputs
Stereo Microphone Inputs
+32 dB Gain Stage
Low-Noise Bias Supply
Up to 192 kHz Sampling Rates
Selectable Serial Audio Interface Formats
Left-Justified up to 24-bit
I²S up to 24-bit
High-Pass Filter or DC Offset Calibration
1.8 V to 5 V
Multibit
Modulator
Multibit
Modulator
Low-Latency
Anti-Alias Filter
Interpolation
Filter
Interpolation
Filter
Left DAC Output
Right DAC Output
Switched Capacitor
DAC and Filter
Multibit
Oversampling
ADC
Multibit
Oversampling
ADC
Low-Latency
Anti-Alias Filter
High Pass
Filter
High Pass
Filter
Stereo
Line Input
Serial
Audio
Input
Serial
Audio
Output
3.3 V to 5 V 3.3 V to 5 V
Switched Capacitor
DAC and Filter
MUX
PGA
Volume
Control
Volume
Control
PCM Serial Interface / Loopback
Mute
Control
Level Translator Level Translator
Reset
I
2
C Control
Data
Mute Control
Mic Input
1 & 2
PGA
+32 dB
+32 dB
Internal Voltage
Reference
IEC60958-3 Transmitter
Mic Bias
Microphone Bias
Transmitter Output
Register Configuration
AUG '12
DS657F3
CS4265
Vista de pagina 0
1 2 3 4 5 6 ... 56 57

Indice de contenidos

Pagina 1 - A/D Features

Copyright  Cirrus Logic, Inc. 2012(All Rights Reserved)http://www.cirrus.com104 dB, 24-Bit, 192 kHz Stereo Audio CODECD/A Features Multi-Bit Delta S

Pagina 2 - General Description

10 DS657F3CS4265DAC ANALOG CHARACTERISTICSTest Conditions (unless otherwise specified): AGND = DGND = 0 V; VA = 3.13 V to 5.25 V; VD = 3.13 V to 5.25

Pagina 3 - TABLE OF CONTENTS

DS657F3 11CS42656. Guaranteed by design. See Figure 2. RL and CL reflect the recommended minimum resistance andmaximum capacitance required for the in

Pagina 4

12 DS657F3CS4265 AOUTxAGND3.3µFVoutRLCLFigure 1. DAC Output Test Load Figure 2. Maximum DAC Loading1005075252.551015Safe OperatingRegionCapaci

Pagina 5 - LIST OF FIGURES

DS657F3 13CS4265ADC ANALOG CHARACTERISTICS Test conditions (unless otherwise specified): AGND = DGND = 0 V; VA = 3.13 V to 5.25 V; VD = 3.13 V to 5.25

Pagina 6 - LIST OF TABLES

14 DS657F3CS426511. Valid when the line-level inputs are selected.DC AccuracyGain Error --10 %Gain Drift - 100 - ppm/°CLine-Level Input Characterist

Pagina 7 - 1. PIN DESCRIPTIONS

DS657F3 15CS4265ADC ANALOG CHARACTERISTICS (Continued) 12. Referred to the typical line-level full-scale input voltage13. Valid for Double- and Qu

Pagina 8 - 8 DS657F3

16 DS657F3CS4265ADC DIGITAL FILTER CHARACTERISTICS 15. Filter response is guaranteed by design.16. Response shown is for Fs = 48 kHz. 17. Resp

Pagina 9 - ABSOLUTE MAXIMUM RATINGS

DS657F3 17CS4265DC ELECTRICAL CHARACTERISTICSAGND = DGND = 0 V, all voltages with respect to ground. MCLK=12.288 MHz; Fs=48 kHz; Master Mode.18. Power

Pagina 10 - DAC ANALOG CHARACTERISTICS

18 DS657F3CS4265DIGITAL INTERFACE CHARACTERISTICSTest conditions (unless otherwise specified): AGND = DGND = 0 V; VLS = VLC = 1.71 V to 5.25 V.21. Ser

Pagina 11

DS657F3 19CS4265SWITCHING CHARACTERISTICS - SERIAL AUDIO PORTLogic ‘0’ = DGND = AGND = 0 V; Logic ‘1’ = VL, CL = 20 pF. (Note 23) 23. See Figures 3 an

Pagina 12 - 12 DS657F3

2 DS657F3CS4265System Features Synchronous IEC60958-3 Transmitter– Up to 192 kHz Sampling Rates– 75  Drive Capability Serial Audio Data Input Multi

Pagina 13 - ADC ANALOG CHARACTERISTICS

20 DS657F3CS4265 sdistslrtSDOUTSCLKOutputLRCKOutputSDINsdotsdihtsdistslrtSDOUTSCLKInputLRCKInputSDINsdotsdihtsclkhtsclkltsclkwtFigure

Pagina 14 - 100 - ppm/°C

DS657F3 21CS4265 Figure 5. Format 0, Left-Justified up to 24-Bit DataLRCKSCLK SDATA+3 +2 +1+5 +4-1 -2 -3 -4 -5+3 +2 +1+5 +4MSB-1 -2 -3 -4Channel A -

Pagina 15

22 DS657F3CS4265SWITCHING CHARACTERISTICS - I²C CONTROL PORTInputs: Logic 0 = DGND = AGND = 0 V, Logic 1 = VLC, CL=30pF.24. Data must be held for suff

Pagina 16

DS657F3 23CS42653. TYPICAL CONNECTION DIAGRAMVLS10 µF+3.3V to +5V47 µFVQFILT+0.1 µF10 µF0.1 µF10 µF0.1 µF+1.8Vto +5VDGNDVLC0.1 µF+1.8Vto +5VSCLSDARST2

Pagina 17 - DC ELECTRICAL CHARACTERISTICS

24 DS657F3CS42654. APPLICATIONS4.1 Recommended Power-Up Sequence1. Hold RESET low until the power supply, MCLK, and LRCK are stable. In this state, th

Pagina 18

DS657F3 25CS4265In both Master and Slave Modes, the external MCLK must be divided down based on the MCLK/LRCK ratio to achieve a post-divider MCLK/LR

Pagina 19

26 DS657F3CS4265which could result in recording a DC level, possibly yielding clicks when switching between devices in a mul-tichannel system.The high

Pagina 20 -

DS657F3 27CS42654.4 Analog Input Multiplexer, PGA, and Mic GainThe CS4265 contains a stereo 2-to-1 analog input multiplexer followed by a programmable

Pagina 21 - MSB LSB MSB LSBLSB

28 DS657F3CS4265topology. If pseudo-differential input functionality is not required, simply connect the SGND pin to AGND through the parallel combina

Pagina 22

DS657F3 29CS4265clocking change, the DAC outputs will always be in a zero-data state. If non-zero serial audio input is present at the time of switchi

Pagina 23 - 3. TYPICAL CONNECTION DIAGRAM

DS657F3 3CS4265TABLE OF CONTENTS1. PIN DESCRIPTIONS ...

Pagina 24 - 4. APPLICATIONS

30 DS657F3CS42654.11 Mute ControlThe MUTEC pin becomes active during power-up initialization, reset, muting, if the MCLK to LRCK ratio isincorrect, an

Pagina 25 - 4.2.3 Slave Mode

DS657F3 31CS4265under the control of a register bit. The CS4265 also allows immediate muting of the IEC60958-3 transmit-ter audio data through a contr

Pagina 26

32 DS657F3CS4265Since the read operation cannot set the MAP, an aborted write operation is used as a preamble. As shownin Figure 16, the write operati

Pagina 27 - 4.5 Input Connections

DS657F3 33CS42654.15 ResetWhen RESET is low, the CS4265 enters a low-power mode and all internal states are reset, including thecontrol port and regis

Pagina 28 - 4.7.2 Power-Down

34 DS657F3CS42655. REGISTER QUICK REFERENCEThis table shows the register names and their associated default values.Addr Function 7 6 5 4 3 2 1 001h Ch

Pagina 29 - 4.9 De-Emphasis Filter

DS657F3 35CS426511h Transmitter Control 1Reserved EFTCI CAM Reserved Reserved Reserved Reserved Reserved0000 0 0 0 012h Transmitter Control 2Tx_DIF1 T

Pagina 30 - 4.12.1 TxOut Driver

36 DS657F3CS42656. REGISTER DESCRIPTION6.1 Chip ID - Register 01hFunction:This register is Read-Only. Bits 7 through 4 are the part number ID, which i

Pagina 31 - 4.12.2 Mono Mode Operation

DS657F3 37CS42656.2.4 Power-Down DAC (Bit 1)Function:The DAC pair will remain in a reset state whenever this bit is set.6.2.5 Power-Down Device (Bit 0

Pagina 32 - 4.14 Status Reporting

38 DS657F3CS42656.3.3 De-Emphasis Control (Bit 1)Function:The standard 50/15 s digital de-emphasis filter response, Figure 17, may be implemented for

Pagina 33 - 4.18 Package Considerations

DS657F3 39CS42656.4.3 Mute ADC (Bit 2)Function:When this bit is set, the serial audio output of the both ADC channels is muted.6.4.4 ADC High-Pass Fil

Pagina 34 - 5. REGISTER QUICK REFERENCE

4 DS657F3CS42656.3.1 DAC Digital Interface Format (Bits 5:4) ... 376.3.

Pagina 35 - Addr Function 7 6 5 4 3 2 1 0

40 DS657F3CS42656.6 Signal Selection - Address 06h6.6.1 DAC SDIN Source (Bit 7)Function:This bit is used to select the serial audio data source for th

Pagina 36 - 6. REGISTER DESCRIPTION

DS657F3 41CS42656.9 ADC Input Control - Address 09h6.9.1 PGA Soft Ramp or Zero Cross Enable (Bits 4:3)Function:Soft Ramp EnableSoft Ramp allows level

Pagina 37 - 6.3.2 Mute DAC (Bit 2)

42 DS657F3CS42656.11 DAC Channel B Volume Control - Address 0Bh6.11.1 Volume Control (Bits 7:0)Function:The digital volume control allows the user to

Pagina 38 - 6.4 ADC Control - Address 04h

DS657F3 43CS4265ple rate) if the signal does not encounter a zero crossing. The zero cross function is independently mon-itored and implemented for ea

Pagina 39 - 6.4.3 Mute ADC (Bit 2)

44 DS657F3CS42656.14 Status Mask - Address 0EhFunction:The bits of this register serve as a mask for the Status sources found in the register “Status

Pagina 40

DS657F3 45CS42656.18 Transmitter Control 2 - Address 12h6.18.1 Transmitter Digital Interface Format (Bits 7:6)Function:The required relationship betwe

Pagina 41

46 DS657F3CS42656.18.7 Mono Mode Channel Selection (Bit 0)Function:When this bit is cleared, channel A input data will be transmitted in both channel

Pagina 42

DS657F3 47CS42657. PARAMETER DEFINITIONSDynamic RangeThe ratio of the rms value of the signal to the rms sum of all other spectral components over the

Pagina 43

48 DS657F3CS42658. DAC FILTER PLOTS Figure 18. DAC Single-Speed Stopband Rejection Figure 19. DAC Single-Speed Transition Band0 0.05 0.1 0.15

Pagina 44

DS657F3 49CS4265 0 0.05 0.1 0.15 0.2 0.25 0.3 0.35 0.4 0.45 0.5-0. 2-0. 100.10.20.30.40.50.60.70.8Frequency (normalized to Fs)Amplitud

Pagina 45

DS657F3 5CS426511.1.1 Accessing the E Buffer ...

Pagina 46 - Function:

50 DS657F3CS42659. ADC FILTER PLOTS Figure 30. ADC Single-Speed Stopband Rejection Figure 31. ADC Single-Speed Stopband RejectionFigure 32. AD

Pagina 47 - 7. PARAMETER DEFINITIONS

DS657F3 51CS4265 Figure 36. ADC Double-Speed Transition Band (Detail) Figure 37. ADC Double-Speed Passband RippleFigure 38. ADC Qua

Pagina 48 - 8. DAC FILTER PLOTS

52 DS657F3CS426510.EXTERNAL IEC60958-3 TRANSMITTER COMPONENTS This section details the external components required to interface the IEC60958-3 transm

Pagina 49

DS657F3 53CS426511.CHANNEL STATUS BUFFER MANAGEMENTThe CS4265 has a comprehensive channel status (C) data buffering scheme which allows the user to ma

Pagina 50 - 9. ADC FILTER PLOTS

54 DS657F3CS426511.1.1 Accessing the E BufferThe user can monitor the data being transferred by reading the E buffer, which is mapped into the registe

Pagina 51

DS657F3 55CS426511.3.1 One-Byte ModeIn many applications, the channel status blocks for the A and B channels will be identical. In this situation, if

Pagina 52 - CMOS Gate

56 DS657F3CS426512.PACKAGE DIMENSIONSNotes:1. Dimensioning and tolerance per ASME Y 14.5M-1995.2. Dimensioning lead width applies to the plated termin

Pagina 53

DS657F3 57CS426514.ORDERING INFORMATION 15.REVISION HISTORYProduct Description Package Pb-Free Grade Temp Range Container Order #CS426524-bit, 1

Pagina 54 - 11.1.1 Accessing the E Buffer

6 DS657F3CS4265Figure 42.Consumer Output Circuit (VD = 5 V) ...

Pagina 55 - 11.3.2 Two-Byte Mode

DS657F3 7CS42651. PIN DESCRIPTIONS Pin Name # Pin DescriptionSDA 1 Serial Control Data (Input/Output) - Bidirectional data line for the I²C control

Pagina 56 - 12.PACKAGE DIMENSIONS

8 DS657F3CS4265VA 17 Analog Power (Input) - Positive power for the internal analog section.AGND 18 Analog Ground (Input) - Ground reference for the in

Pagina 57 - 15.REVISION HISTORY

DS657F3 9CS42652. CHARACTERISTICS AND SPECIFICATIONSSPECIFIED OPERATING CONDITIONSAGND = DGND = 0 V; All voltages with respect to ground.Notes: 1. Max

Comentarios a estos manuales

Sin comentarios